Part Number Hot Search : 
MSKW2035 SSF7508A W78E516 1N5258B 09105 SD995 6AM14 Z00607
Product Description
Full Text Search
 

To Download MT9042C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 figure 1 - functional block diagram virtual refer- ence selected refer- ence master clock reference select feedback tie corrector enable automatic/manual control state machine dpll state select state select guard time circuit frequency select mux input impairment monitor output interface circuit reference select mux tie corrector circuit ms1 ms2 gto gti fs1 fs2 pri sec rst rsel los1 los2 vdd vss trst c3o c1.5o c2o c4o c8o c16o f0o f8o f16o osco osci features meets jitter requirements for: at&t tr62411 stratum 3, 4 and stratum 4 enhanced for ds1 interfaces; and for etsi ets 300 011, tbr 4, tbr 12 and tbr 13 for e1 interfaces provides c1.5, c3 , c2, c4 , c8 and c16 output clock signals provides 8khz st-bus framing signals selectable 1.544mhz, 2.048mhz or 8khz input reference signals accepts reference inputs from two independent sources provides bit error free reference switching - meets phase slope and mtie requirements operates in either normal, holdover and freerun modes applications synchronization and timing control for multitrunk t1 and e1 systems st-bus clock and frame pulse sources primary trunk rate converters description the MT9042C multitrunk system synchronizer contains a digital phase-locked loop (dpll), which provides timing and synchronization signals for multitrunk t1 and e1 primary rate transmission links. the MT9042C generates st-bus clock and framing signals that are phase locked to either a 2.048mhz, 1.544mhz, or 8khz input reference. the MT9042C is compliant with at&t tr62411 stratum 3, 4 and 4 enhanced, and etsi ets 300 011. it will meet the jitter tolerance, jitter transfer, intrinsic jitter, frequency accuracy, holdover accuracy, capture range, phase slope and mtie requirements for these speci?ations. ordering information MT9042Cp 28 pin plcc -40 c to +85 c ds5144 issue 3 june 2000 MT9042C multitrunk system synchronizer
MT9042C 2 figure 2 - pin connections pin description pin # name description (see notes 1 to 5) 1,15 v ss ground. 0 volts. 2 trst tie circuit reset (ttl input). a logic low at this input resets the time interval error (tie) correction circuit resulting in a re-alignment of input phase with output phase as shown in figure 19. the trst pin should be held low for a minimum of 300ns. 3 sec secondary reference (ttl input). this is one of two (pri & sec) input reference sources (falling edge) used for synchronization. one of three possible frequencies (8khz, 1.544mhzmhz, or 2.048mhz) may be used. the selection of the input reference is based upon the ms1, ms2, los1, los2, rsel, and gti control inputs (automatic or manual). 4 pri primary reference (ttl input). see pin description for sec. 5,18 v dd positive supply voltage. +5v dc nominal. 6 osco oscillator master clock (cmos output). for crystal operation, a 20mhz crystal is connected from this pin to osci, see figure 10. for clock oscillator operation, this pin is left unconnected, see figure 9. 7 osci oscillator master clock (cmos input). for crystal operation, a 20mhz crystal is connected from this pin to osco, see figure 10. for clock oscillator operation, this pin is connected to a clock source, see figure 9. 8 f16o frame pulse st-bus 16.384mb/s (cmos output). this is an 8khz 61ns active low framing pulse, which marks the beginning of an st-bus frame. this is typically used for st-bus operation at 16.384mb/s. see figure 20. 9 f0o frame pulse st-bus 2.048mb/s (cmos output). this is an 8khz 244ns active low framing pulse, which marks the beginning of an st-bus frame. this is typically used for st-bus operation at 2.048mb/s and 4.096mb/s. see figure 20. 10 f8o frame pulse st-bus 8.192mb/s (cmos output). this is an 8khz 122ns active high framing pulse, which marks the beginning of an st-bus frame. this is used for st-bus operation at 8.192mb/s. see figure 20. 11 c1.5o clock 1.544mhz (cmos output). this output is used in t1 applications. 12 c3o clock 3.088mhz (cmos output). this output is used in t1 applications. 13 c2o clock 2.048mhz (cmos output). this output is used for st-bus operation at 2.048mb/s. 14 c4o clock 4.096mhz (cmos output). this output is used for st-bus operation at 2.048mb/s and 4.096mb/s. 1 6 5 432 7 8 9 10 11 23 19 20 21 22 24 25 26 27 28 vss trst sec pri vdd osco osci f16o f0o f8o c1.5o gti gto los2 los1 ms2 ms1 rsel fs2 fs1 rst 12 13 14 15 16 17 18 c2o vss c8o c16 o vdd c4o c3o
MT9042C 3 notes: 1. all inputs are cmos with either ttl compatible logic levels, cmos compatible logic levels or schmitt trigger compatible logi c levels as indicated in the pin description. 2. all outputs are cmos with cmos compatible logic levels. 3. see dc electrical characteristics for static logic threshold values. 4. see ac electrical characteristics - timing parameter measurement voltage levels for dynamic logic threshold values. 5. unless otherwise stated, all unused inputs should be connected to logic high or logic low and all unused outputs should be l eft open circuit. 16 c8o clock 8.192mhz (cmos output). this output is used for st-bus operation at 8.192mb/s. 17 c16o clock 16.384mhz (cmos output). this output is used for st-bus operation at 16.384mb/s. 19 gti guard time (schmitt input). this input is used by the mt9042b state machine in both manual and automatic modes. the signal at this pin affects the state changes between primary holdover mode and primary normal mode, and primary holdover mode and secondary normal mode. the logic level at this input is gated in by the rising edge of f8o. see tables 4 and 5. 20 gto guard time (cmos output). the los1 input is gated by the rising edge of f8o, buffered and output on gto. this pin is typically used to drive the gti input through an rc circuit. 21 los2 secondary reference loss (ttl input). this input is normally connected to the loss of signal (los) output signal of a line interface unit (liu). when high, the sec reference signal is lost or invalid. los2, along with the los1 and gti inputs control the mt9042b state machine when operating in automatic control. the logic level at this input is gated in by the rising edge of f8o. 22 los1 primary reference loss (ttl input). typically, external equipment applies a logic high to this input when the pri reference signal is lost or invalid. the logic level at this input is gated in by the rising edge of f8o. see los2 description. 23 ms2 mode/control select 2 (ttl input). this input, in conjunction with ms1, determines the devices mode (automatic or manual) and state (normal, holdover or freerun) of operation. the logic level at this input is gated in by the rising edge of f8o. see table 3. 24 ms1 mode/control select 1 (ttl input). the logic level at this input is gated in by the rising edge of f8o. see pin description for ms1. 25 rsel reference source select (ttl input). in manual control, a logic low selects the pri (primary) reference source as the input reference signal and a logic high selects the sec (secondary) input. in automatic control, this pin must be at logic low. the logic level at this input is gated in by the rising edge of f8o. see table 2. 26 fs2 frequency select 2 (ttl input). this input, in conjunction with fs1, selects which of three possible frequencies (8khz, 1.544mhz, or 2.048mhz) may be input to the pri and sec inputs. see table 1. 27 fs1 frequency select 1 (ttl input). see pin description for fs2. 28 rst reset (schmitt input). a logic low at this input resets the MT9042C. to ensure proper operation, the device must be reset after changes to the method of control, reference signal frequency changes and power-up. the rst pin should be held low for a minimum of 300ns. while the rst pin is low, all frame and clock outputs are at logic high. following a reset, the input reference source and output clocks and frame pulses are phase aligned as shown in figure 19. pin description pin # name description (see notes 1 to 5)
4 MT9042C functional description the MT9042C is a multitrunk system synchronizer, providing timing (clock) and synchronization (frame) signals to interface circuits for t1 and e1 primary rate digital transmission links. figure 1 is a functional block diagram which is described in the following sections. reference select mux circuit the MT9042C accepts two simultaneous reference input signals and operates on their falling edges. either the primary reference (pri) signal or the secondary reference (sec) signal can be selected as input to the tie corrector circuit. the selection is based on the control, mode and reference selection of the device. see tables 1, 4 and 5. frequency select mux circuit the MT9042C operates with one of three possible input reference frequencies (8khz, 1.544mhz or 2.048mhz). the frequency select inputs (fs1 and fs2) determine which of the three frequencies may be used at the reference inputs (pri and sec). both inputs must have the same frequency applied to them. a reset (rst ) must be performed after every frequency select input change. operation with fs1 and fs2 both at logic low is reserved and must not be used. see table 1. time interval error (tie) corrector circuit the tie corrector circuit, when enabled, prevents a step change in phase on the input reference signals (pri or sec) from causing a step change in phase at the input of the dpll block of figure 1. during reference input rearrangement, such as during a switch from the primary reference (pri) to the secondary reference (sec), a step change in phase on the input signals will occur. a phase step at the input of the dpll will lead to unacceptable phase changes in the output signal. as shown in figure 3, the tie corrector circuit receives one of the two reference (pri or sec) signals, passes the signal through a programmable delay line, and uses this delayed signal as an internal virtual reference, which is input to the dpll. therefore, the virtual reference is a delayed version of the selected reference. during a switch, from one reference to the other, the state machine ?st changes the mode of the device fs2 fs1 input frequency 0 0 reserved 0 1 8khz 1 0 1.544mhz 1 1 2.048mhz table 1 - input frequency selection figure 3 - tie corrector circuit programmable delay circuit control signal delay value trst resets delay compare circuit tie corrector enable from state machine control circuit feedback signal from frequency select mux pri or sec from reference select mux virtual reference to dpll
MT9042C 5 from normal to holdover. in holdover mode, the dpll no longer uses the virtual reference signal, but generates an accurate clock signal using storage techniques. the compare circuit then measures the phase delay between the current phase (feedback signal) and the phase of the new reference signal. this delay value is passed to the programmable delay circuit (see figure 3). the new virtual reference signal is now at the same phase position as the previous reference signal would have been if the reference switch not taken place. the state machine then returns the device to normal mode. the dpll now uses the new virtual reference signal, and since no phase step took place at the input of the dpll, no phase step occurs at the output of the dpll. in other words, reference switching will not create a phase change at the input of the dpll, or at the output of the dpll. since internal delay circuitry maintains the alignment between the old virtual reference and the new virtual reference, a phase error may exist between the selected input reference signal and the output signal of the dpll. this phase error is a function of the difference in phase between the two input reference signals during reference rearrangements. each time a reference switch is made, the delay between input signal and output signal will change. the value of this delay is the accumulation of the error measured during each reference switch. the programmable delay circuit can be zeroed by applying a logic low pulse to the tie circuit reset (trst ) pin. a minimum reset pulse width is 300ns. this results in a phase alignment between the input reference signal and the output signal as shown in figure 20. the speed of the phase alignment correction is limited to 5ns per 125us, and convergence is in the direction of least phase travel. the state diagrams of figure 7 and 8 indicate under which state changes the tie corrector circuit is activated. digital phase lock loop (dpll) as shown in figure 4, the dpll of the MT9042C consists of a phase detector, limiter, loop filter, digitally controlled oscillator, and a control circuit. phase detector - the phase detector compares the virtual reference signal from the tie corrector circuit with the feedback signal from the frequency select mux circuit, and provides an error signal corresponding to the phase difference between the two. this error signal is passed to the limiter circuit. the frequency select mux allows the proper feedback signal to be externally selected (e.g., 8khz, 1.544mhz or 2.048mhz). limiter - the limiter receives the error signal from the phase detector and ensures that the dpll responds to all input transient conditions with a maximum output phase slope of 5ns per 125us. this is well within the maximum phase slope of 7.6ns per 125us or 81ns per 1.326ms speci?d by at&t tr62411. loop filter - the loop filter is similar to a ?st order low pass ?ter with a 1.9 hz cutoff frequency for all three reference frequency selections (8khz, 1.544mhz or 2.048mhz). this ?ter ensures that the jitter transfer requirements in ets 300 011 and at&t tr62411 are met. control circuit - the control circuit uses status and control information from the state machine and the input impairment circuit to set the mode of the dpll. the three possible modes are normal, holdover and freerun. figure 4 - dpll block diagram control circuit state select from input impairment monitor state select from state machine feedback signal from frequency select mux dpll reference to output interface circuit virtual reference from tie corrector limiter loop filter digitally controlled oscillator phase detector
MT9042C 6 digitally controlled oscillator (dco) - the dco receives the limited and ?tered signal from the loop filter, and based on its value, generates a corresponding digital output signal. the synchronization method of the dco is dependent on the state of the MT9042C. in normal mode, the dco provides an output signal which is frequency and phase locked to the selected input reference signal. in holdover mode, the dco is free running at a frequency equal to the last (less 30ms to 60ms) frequency the dco was generating while in normal mode. in freerun mode, the dco is free running with an accuracy equal to the accuracy of the osci 20mhz source. output interface circuit the output of the dco (dpll) is used by the output interface circuit to provide the output signals shown in figure 5. the output interface circuit uses two tapped delay lines followed by a t1 divider circuit and an e1 divider circuit to generate the required output signals. figure 5 - output interface circuit block diagram two tapped delay lines are used to generate a 16.384mhz signal and a 12.352mhz signal. the e1 divider circuit uses the 16.384mhz signal to generate four clock outputs and three frame pulse outputs. the c8o, c4o and c2o clocks are generated by simply dividing the c16o clock by two, four and eight respectively. these outputs have a nominal 50% duty cycle. the t1 divider circuit uses the 12.384mhz signal to generate two clock outputs. c1.5o and c3o are generated by dividing the internal c12 clock by four and eight respectively. these outputs have a nominal 50% duty cycle. the frame pulse outputs (f0o , f8o, f16o ) are generated directly from the c16 clock. the t1 and e1 signals are generated from a common dpll signal. consequently, the clock outputs c1.5o, c3o , c2o, c4o , c8o, c16o , f0o and f16o are locked to one another for all operating states, and are also locked to the selected input reference in normal mode. see figures 20 & 21. all frame pulse and clock outputs have limited driving capability, and should be buffered when driving high capacitance (e.g., 30pf) loads. input impairment monitor this circuit monitors the input signal to the dpll and automatically enables the holdover mode (auto-holdover) when the frequency of the incoming signal is outside the auto-holdover capture range (see ac electrical characteristics - performance). this includes a complete loss of incoming signal, or a large frequency shift in the incoming signal. when the incoming signal returns to normal, the dpll is returned to normal mode with the output signal locked to the input signal. the holdover output signal is based on the incoming signal 30ms minimum to 60ms prior to entering the holdover mode. the amount of phase drift while in holdover is negligible because the holdover mode is very accurate (e.g., 0.05ppm). the the auto-holdover circuit does not use tie correction. consequently, the phase delay between the input and output after switching back to normal mode is preserved (is the same as just prior to the switch to auto-holdover). automatic/manual control state machine the automatic/manual control state machine allows the MT9042C to be controlled automatically (i.e., los1, los2 and gti signals) or controlled manually (i.e., ms1, ms2, gti and rsel signals). with manual control a single mode of operation (i.e., normal, holdover and freerun) is selected. under automatic control the state of the los1, los2 and gti signals determines the sequence of modes that the MT9042C will follow. as shown in figure 1, this state machine controls the reference select mux, the tie corrector circuit, the tapped delay line from dpll tapped delay line t1 divider e1 divider 16mhz 12mhz c3o c1.5o c2o c4o c8o c16o f0o f8o f16o
MT9042C 7 dpll and the guard time circuit. control is based on the logic levels at the control inputs los1, los2, rsel, ms1, ms2 and gti of the guard time circuit (see figure 6). figure 6 - automatic/manual control state machine block diagram all state machine changes occur synchronously on the rising edge of f8o. see the controls and modes of operation section for full details on automatic control and manual control. guard time circuit the gti pin is used by the automatic/manual control state machine in the MT9042C under either manual or automatic control. the logic level at the gti pin performs two functions, it enables and disables the tie corrector circuit (manual and automatic), and it selects which mode change takes place (automatic only). see the applications - guard time section. for both manual and automatic control, when switching from primary holdover to primary normal, the tie corrector circuit is enabled when gti=1, and disabled when gti=0. under automatic control and in primary normal mode, two state changes are possible (not counting auto-holdover). these are state changes to primary holdover or to secondary normal. the logic level at the gti pin determines which state change occurs. when gti=0, the state change is to primary holdover. when gti=1, the state change is to secondary normal. master clock the MT9042C can use either a clock or crystal as the master timing source. for recommended master timing circuits, see the applications - master clock section. control and modes of operation the MT9042C can operate either in manual or automatic control. each control method has three possible modes of operation, normal, holdover and freerun. as shown in table 3, mode/control select pins ms2 and ms1 select the mode and method of control. manual control manual control should be used when either very simple MT9042C control is required, or when complex control is required which is not accommodated by automatic control. for example, very simple control could include operation in a system which only requires normal mode with reference switching using only a single input stimulus (rsel). very simple control would require no external circuitry. complex control could include a system which requires state changes between normal, holdover and freerun modes based on numerous input stimuli. complex control would require external circuitry, typically a microcontroller. under manual control, one of the three modes is selected by mode/control select pins ms2 and ms1. the active reference input (pri or sec) is selected by the rsel pin as shown in table 2. refer to table 4 and figure 7 for details of the state change sequences. ms1 ms2 to and from guard time circuit to reference select mux to tie corrector enable automatic/manual control state machine to dpll state select rsel los1 los2 control rsel input reference manual 0 pri 1 sec auto 0 state machine control 1 reserved table 2 - input reference selection ms2 ms1 control mode 0 0 manual normal 0 1 manual holdover 1 0 manual freerun 1 1 auto state machine control table 3 - operating modes and states
MT9042C 8 automatic control automatic control should be used when simple MT9042C control is required, which is more complex than the very simple control provide by manual control with no external circuitry, but not as complex as manual control with a microcontroller. for example, simple control could include operation in a system which can be accommodated by the automatic control state diagram shown in figure 8. automatic control is also selected by mode/control pins ms2 and ms1. however, the mode and active reference source is selected automatically by the internal automatic state machine (see figure 6). the mode and reference changes are based on the logic levels on the los1, los2 and gti control pins. refer to table 5 and figure 8 for details of the state change sequences. normal mode normal mode is typically used when a slave clock source, synchronized to the network is required. in normal mode, the MT9042C provides timing (c1.5o, c2o, c3o , c4o , c8o and c16o ) and frame synchronization (f0o , f8o, f16o ) signals, which are synchronized to one of two reference inputs (pri or sec). the input reference signal may have a nominal frequency of 8khz, 1.544mhz or 2.048mhz. from a reset condition, the MT9042C will take up to 25 seconds for the output signal to be phase locked to the selected reference. the selection of input references is control dependent as shown in state tables 4 and 5. the reference frequencies are selected by the frequency control pins fs2 and fs1 as shown in table 1. holdover mode holdover mode is typically used for short durations (e.g., 2 seconds) while network synchronization is temporarily disrupted. in holdover mode, the MT9042C provides timing and synchronization signals, which are not locked to an external reference signal, but are based on storage techniques. the storage value is determined while the device is in normal mode and locked to an external reference signal. when in normal mode, and locked to the input reference signal, a numerical value corresponding to the MT9042C output frequency is stored alternately in two memory locations every 30ms. when the device is switched into holdover mode, the value in memory from between 30ms and 60ms is used to set the output frequency of the device. the frequency accuracy of holdover mode is 0.05ppm, which translates to a worst case 35 frame (125us) slips in 24 hours. this exceeds the at&t tr62411 stratum 3 requirement of 0.37ppm (255 frame slips per 24 hours). two factors affect the accuracy of holdover mode. one is drift on the master clock while in holdover mode, drift on the master clock directly affects the holdover mode accuracy. note that the absolute master clock (osci) accuracy does not affect holdover accuracy, only the change in osci accuracy while in holdover. for example, a 32ppm master clock may have a temperature coef?ient of 0.1ppm per degree c. so a 10 degree change in temperature, while the MT9042C is in holdover mode may result in an additional offset (over the 0.05ppm) in frequency accuracy of 1ppm. which is much greater than the 0.05ppm of the MT9042C. the other factor affecting accuracy is large jitter on the reference input prior (30ms to 60ms) to the mode switch. for instance, jitter of 7.5ui at 700hz may reduce the holdover mode accuracy from 0.05ppm to 0.10ppm. freerun mode freerun mode is typically used when a master clock source is required, or immediately following system power-up before network synchronization is achieved. in freerun mode, the MT9042C provides timing and synchronization signals which are based on the master clock frequency (osci) only, and are not synchronized to the reference signals (pri and sec). the accuracy of the output clock is equal to the accuracy of the master clock (osci). so if a 32ppm output clock is required, the master clock must also be 32ppm. see applications - crystal and clock oscillator sections.
MT9042C 9 figure 7 - manual control state diagram description state input controls freerun normal (pri) normal (sec) holdover (pri) holdover (sec) ms2 ms1 rsel gti s0 s1 s2 s1h s2h 0 0 0 0 s1 - s1 mtie s1 s1 mtie 0 0 0 1 s1 - s1 mtie s1 mtie s1 mtie 0 0 1 x s2 s2 mtie - s2 mtie s2 mtie 0 1 0 x / s1h / - / 0 1 1 x / s2h s2h / - 10 x x - s0 s0 s0 s0 legend: - no change / not valid mtie state change occurs with tie corrector circuit refer to manual control state diagram for state changes to and from auto-holdover state table 4 - manual control state table phase re-alignment phase continuity maintained (without tie corrector circuit) phase continuity maintained (with tie corrector circuit) notes: (xxx) ms2 ms1 rsel {a} invalid reference signal movement to normal state from any state requires a valid input signal {a} {a} s0 freerun (10x) s2h holdover secondary (011) s1h holdover primary (010) s2 normal secondary (001) s1 normal primary (000) (gti=0) (gti=1) s1a auto-holdover primary (000) s2a auto-holdover secondary (001)
MT9042C 10 figure 8 - automatic control state diagram description state input controls freerun normal (pri) normal (sec) holdover (pri) holdover (sec) los2 los1 gti rst s0 s1 s2 s1h s2h 1 1 x 0 to 1 - s0 s0 s0 s0 x 0 0 1 s1 - s1 mtie s1 s1 mtie x 0 1 1 s1 - s1 mtie s1 mtie s1 mtie 0 1 0 1 s1 s1h - - s2 mtie 0 1 1 1 s2 s2 mtie - s2 mtie s2 mtie 1 1 x 1 - s1h s2h - - legend: - no change mtie state change occurs with tie corrector circuit refer to automatic control state diagram for state changes to and from auto-holdover state table 5 - automatic control (ms1=ms2=1, rsel=0) state table (01x) (x0x) (01x) (x0x) {a} (11x) (011) (11x) (011) (x0x) (11x) (01x) (01x) (010 or 11x) (x0x) (x0x) (01x) (x01) reset {a} s0 freerun s2h holdover secondary s1h holdover primary s2 normal secondary s1 normal primary (x00) s1a auto-holdover primary s2a auto-holdover secondary (010 or 11x) (11x) rst =1 (x0x) notes: (xxx) los2 los1 gti {a} invalid reference signal movement to normal state from any state requires a valid input signal phase re-alignment phase continuity maintained (without tie corrector circuit) phase continuity maintained (with tie corrector circuit)
MT9042C 11 MT9042C measures of performance the following are some synchronizer performance indicators and their corresponding de?itions. intrinsic jitter intrinsic jitter is the jitter produced by the synchronizing circuit and is measured at its output. it is measured by applying a reference signal with no jitter to the input of the device, and measuring its output jitter. intrinsic jitter may also be measured when the device is in a non-synchronizing mode, such as free running or holdover, by measuring the output jitter of the device. intrinsic jitter is usually measured with various bandlimiting ?ters depending on the applicable standards. jitter tolerance jitter tolerance is a measure of the ability of a pll to operate properly (i.e., remain in lock and or regain lock in the presence of large jitter magnitudes at various jitter frequencies) when jitter is applied to its reference. the applied jitter magnitude and jitter frequency depends on the applicable standards. jitter transfer jitter transfer or jitter attenuation refers to the magnitude of jitter at the output of a device for a given amount of jitter at the input of the device. input jitter is applied at various amplitudes and frequencies, and output jitter is measured with various ?ters depending on the applicable standards. for the MT9042C, two internal elements determine the jitter attenuation. this includes the internal 1.9hz low pass loop ?ter and the phase slope limiter. the phase slope limiter limits the output phase slope to 5ns/125us. therefore, if the input signal exceeds this rate, such as for very large amplitude low frequency input jitter, the maximum output phase slope will be limited (i.e., attenuated) to 5ns/125us. the MT9042C has eight outputs with three possible input frequencies for a total of 24 possible jitter transfer functions. however, the data sheet section on ac electrical characteristics - jitter transfer speci?s transfer values for only three cases, 8khz to 8khz, 1.544mhz to 1.544mhz and 2.048mhz to 2.048mhz. since all outputs are derived from the same signal, these transfer values apply to all outputs. it should be noted that 1ui at 1.544mhz is 644ns, which is not equal to 1ui at 2.048mhz, which is 488ns. consequently, a transfer value using different input and output frequencies must be calculated in common units (e.g., seconds) as shown in the following example. what is the t1 and e1 output jitter when the t1 input jitter is 20ui (t1 ui units) and the t1 to t1 jitter attenuation is 18db? using the above method, the jitter attenuation can be calculated for all combinations of inputs and outputs based on the three jitter transfer functions provided. note that the resulting jitter transfer functions for all combinations of inputs (8khz, 1.544mhz, 2.048mhz) and outputs (8khz, 1.544mhz, 2.048mhz, 4.096mhz, 8.192mhz, 16.384mhz) for a given input signal (jitter frequency and jitter amplitude) are the same. since intrinsic jitter is always present, jitter attenuation will appear to be lower for small input jitter signals than for large ones. consequently, accurate jitter transfer function measurements are usually made with large input jitter signals (e.g., 75% of the speci?d maximum jitter tolerance). frequency accuracy frequency accuracy is de?ed as the absolute tolerance of an output clock signal when it is not locked to an external reference, but is operating in a free running mode. for the MT9042C, the freerun accuracy is equal to the master clock (osci) accuracy. outputt 1 inputt 1 a 20 ------ ?? ?? 10 = outputt 120 18 20 -------- - ?? ?? 10 2.5 ui t 1 () == outpute 1 outputt 1 644 ns () 488 ns () ------------------- 3.3 ui t 1 () = = outpute 1 outputt 1 1 uit 1 () 1 uie 1 () --------------------- - =
MT9042C 12 holdover accuracy holdover accuracy is de?ed as the absolute tolerance of an output clock signal, when it is not locked to an external reference signal, but is operating using storage techniques. for the MT9042C, the storage value is determined while the device is in normal mode and locked to an external reference signal. the absolute master clock (osci) accuracy of the MT9042C does not affect holdover accuracy, but the change in osci accuracy while in holdover mode does. capture range also referred to as pull-in range. this is the input frequency range over which the synchronizer must be able to pull into synchronization. the MT9042C capture range is equal to 230ppm minus the accuracy of the master clock (osci). for example, a 32ppm master clock results in a capture range of 198ppm. lock range this is the input frequency range over which the synchronizer must be able to maintain synchronization. the lock range is equal to the capture range for the MT9042C. phase slope phase slope is measured in seconds per second and is the rate at which a given signal changes phase with respect to an ideal signal. the given signal is typically the output signal. the ideal signal is of constant frequency and is nominally equal to the value of the ?al output signal or ?al input signal. time interval error (tie) tie is the time delay between a given timing signal and an ideal timing signal. maximum time interval error (mtie) mtie is the maximum peak to peak delay between a given timing signal and an ideal timing signal within a particular observation period. phase continuity phase continuity is the phase difference between a given timing signal and an ideal timing signal at the end of a particular observation period. usually, the given timing signal and the ideal timing signal are of the same frequency. phase continuity applies to the output of the synchronizer after a signal disturbance due to a reference switch or a mode change. the observation period is usually the time from the disturbance, to just after the synchronizer has settled to a steady state. in the case of the MT9042C, the output signal phase continuity is maintained to within 5ns at the instance (over one frame) of all reference switches and all mode changes. the total phase shift, depending on the switch or type of mode change, may accumulate up to 200ns over many frames. the rate of change of the 200ns phase shift is limited to a maximum phase slope of approximately 5ns/125us. this meets the at&t tr62411 maximum phase slope requirement of 7.6ns/125us (81ns/1.326ms). phase lock time this is the time it takes the synchronizer to phase lock to the input signal. phase lock occurs when the input signal and output signal are not changing in phase with respect to each other (not including jitter). lock time is very dif?ult to determine because it is affected by many factors which include: i) initial input to output phase difference ii) initial input to output frequency difference iii) synchronizer loop ?ter iv) synchronizer limiter although a short lock time is desirable, it is not always possible to achieve due to other synchronizer requirements. for instance, better jitter transfer performance is achieved with a lower frequency loop ?ter which increases lock time. and better (smaller) phase slope performance (limiter) results in longer lock times. the MT9042C loop ?ter and limiter were optimized to meet the at&t tr62411 jitter transfer and phase slope requirements. consequently, phase lock time, which is not a standards requirement, may be longer than in other applications. see ac electrical characteristics - performance for maximum phase lock time. mtie s () tiemax t () tiemin t () =
MT9042C 13 MT9042C and network speci?ations the MT9042C fully meets all applicable pll requirements (intrinsic jitter, jitter tolerance, jitter transfer, frequency accuracy, holdover accuracy, capture range, phase change slope and mtie during reference rearrangement) for the following speci?ations. 1. at&t tr62411 (ds1) december 1990 for stratum 3, stratum 4 enhanced and stratum 4 2. ansi t1.101 (ds1) february 1994 for stratum 3, stratum 4 enhanced and stratum 4 3. etsi 300 011 (e1) april 1992 for single access and multi access 4. tbr 4 november 1995 5. tbr 12 december 1993 6. tbr 13 january 1996 7. itu-t i.431 march 1993 applications this section contains MT9042C application speci? details for clock and crystal operation, guard time usage, reset operation, power supply decoupling, manual control operation and automatic control operation. master clock the MT9042C can use either a clock or crystal as the master timing source. in freerun mode, the frequency tolerance at the clock outputs is identical to the frequency tolerance of the source at the osci pin. for applications not requiring an accurate freerun mode, tolerance of the master timing source may be 100ppm. for applications requiring an accurate freerun mode, such as at&t tr62411, the tolerance of the master timing source must be no greater than 32ppm. another consideration in determining the accuracy of the master timing source is the desired capture range. the sum of the accuracy of the master timing source and the capture range of the MT9042C will always equal 230ppm. for example, if the master timing source is 100ppm, then the capture range will be 130ppm. clock oscillator - when selecting a clock oscillator, numerous parameters must be considered. this includes absolute frequency, frequency change over temperature, output rise and fall times, output levels and duty cycle. see ac electrical characteristics. figure 9 - clock oscillator circuit for applications requiring 32ppm clock accuracy, the following clock oscillator module may be used. +5v 20mhz out gnd 0.1uf +5v osco MT9042C osci no connection
MT9042C 14 cts cxo-65-hg-5-c-20.0mhz frequency: 20mhz tolerance: 25ppm 0c to 70c rise & fall time: 8ns (0.5v 4.5v 50pf) duty cycle: 45% to 55% the output clock should be connected directly (not ac coupled) to the osci input of the MT9042C, and the osco output should be left open as shown in figure 9. crystal oscillator - alternatively, a crystal oscillator may be used. a complete oscillator circuit made up of a crystal, resistor and capacitors is shown in figure 10. figure 10 - crystal oscillator circuit the accuracy of a crystal oscillator depends on the crystal tolerance as well as the load capacitance tolerance. typically, for a 20mhz crystal speci?d with a 32pf load capacitance, each 1pf change in load capacitance contributes approximately 9ppm to the frequency deviation. consequently, capacitor tolerances, and stray capacitances have a major effect on the accuracy of the oscillator frequency. the trimmer capacitor shown in figure 10 may be used to compensate for capacitive effects. if accuracy is not a concern, then the trimmer may be removed, the 39pf capacitor may be increased to 56pf, and a wider tolerance crystal may be substituted. the crystal should be a fundamental mode type - not an overtone. the fundamental mode crystal permits a simpler oscillator circuit with no additional ?ter components and is less likely to generate spurious responses. the crystal speci?ation is as follows. frequency: 20mhz tolerance: as required oscillation mode: fundamental resonance mode: parallel load capacitance: 32pf maximum series resistance: 35 ? approximate drive level: 1mw e.g., cts r1027-2bb-20.0mhz ( 20ppm absolute, 6ppm 0c to 50c, 32pf, 25 ? ) guard time adjustment at&t tr62411 recommends that excessive switching of the timing reference should be minimized. and that switching between references only be performed when the primary signal is degraded (e.g., error bursts of 2.5 seconds). minimizing switching (from pri to sec) in the MT9042C can be realized by ?st entering holdover mode for a predetermined maximum time (i.e., guard time). if the degraded signal returns to normal before the expiry of the guard time (e.g., 2.5 seconds), then the MT9042C is returned to its normal mode (with no reference switch taking place). otherwise, the reference input may be changed from primary to secondary. figure 11 - symmetrical guard time circuit a simple way to control the guard time (using automatic control) is with an rc circuit as shown in figure 11. resistor r p is for protection only and limits the current ?wing into the gti pin during power down conditions. the guard time can be calculated as follows. ? sih is the logic high going threshold level for the gti schmitt trigger input, see dc electrical characteristics osco 56pf 1m ? 39pf 3-50pf 20mhz MT9042C osci 100 ? 1uh 1uh inductor: may improve stability and is optional gti c 10uf r 150k ? MT9042C gto + r p 1k ? guard time rc v dd v dd v sih -------------------------------- ?? ?? ?? ln = guard time rc 0.6 guard time 150 k 10 u 0.6 0.9 s = example
MT9042C 15 in cases where fast toggling might be expected of the los1 input, then an unsymmetrical guard time circuit is recommended. this ensures that reference switching doesn? occur until the full guard time value has expired. an unsymmetrical guard time circuit is shown in figure 12. figure 13 - unsymmetrical guard time circuit figure 13 shows a typical timing example of an unsymmetrical guard time circuit with the MT9042C in automatic control. tie correction (using gti) when primary holdover mode is entered for short time periods, tie correction should not be enabled. this will prevent unwanted accumulated phase change between the input and output. this is mainly applicable to manual control, since automatic control together with the guard time circuit inherently operate in this manner. for instance, 10 normal to holdover to normal mode change sequences occur, and in each case holdover was entered for 2s. each mode change sequence could account for a phase change as large as 350ns. thus, the accumulated phase change could be as large as 3.5us, and, the overall mtie could be as large as 3.5us. 0.05ppm is the accuracy of holdover mode 50ns is the maximum phase continuity of the MT9042C from normal mode to holdover mode 200ns is the maximum phase continuity of the MT9042C from holdover mode to normal mode (with or without tie corrector circuit) r p 1k ? gti c 10uf r c 150k ? MT9042C gto + r d 1k ? phase hold 0.05 ppm 2 s 100 ns == phase state 50 ns 200 ns 250 ns = + = phase 10 10 250 ns 100 ns + () 3.5 us == figure 12 - automatic control, unsymmetrical guard time circuit timing example pri normal sec normal pri holdover pri normal los2 good pri signal status sec signal status los1 pri normal pri holdover b ad good b ad good good gt o gti MT9042C state v sih notes: 1. t d represents the time delay from when the reference goes bad to when the MT9042C is provided with a los indication. t d t d
MT9042C 16 figure 14 - dual t1 reference sources with MT9042C in 1.544mhz automatic control 1k ? 1k ? 10nf to tx line xfmr mt8985 sto0 sti0 sto1 sti1 f0i c4i MT9042C f0o c4o c2o fs1 gto fs2 gti pri sec los1 los2 osci ms1 ms2 rsel to rx line xfmr to line 1 out mt9074 to tx line xfmr dsto dsti f0i c4i ttip tring rtip rring los e1.5o to rx line xfmr to line 2 10uf 150k ? rst trst 10k ? + mt9074 dsto dsti f0i c4i ttip tring rtip rring los e1.5o 20mhz 32ppm clock 1k ? + 5v + 5v + 5v when 10 normal to holdover to normal mode change sequences occur without mtie enabled, and in each case holdover was entered for 2s, each mode change sequence could still account for a phase change as large as 350ns. however, there would be no accumulated phase change, since the input to output phase is re-aligned after every holdover to normal state change. the overall mtie would only be 350ns. reset circuit a simple power up reset circuit with about a 50us reset low time is shown in figure 15. resistor r p is for protection only and limits current into the rst pin during power down conditions. the reset low time is not critical but should be greater than 300ns. figure 15 - power-up reset circuit +5v rst r p 1k ? c 10nf r 10k ? MT9042C
MT9042C 17 figure 16 - dual e1 reference sources with MT9042C in 8khz manual control controller to tx line xfmr mt8985 sto0 sti0 sto1 sti1 f0i c4i MT9042C f0o c4o c1.5o fs1 fs2 gti pri sec los1 los2 osci ms1 ms2 rsel to rx line xfmr to line 1 to tx line xfmr to rx line xfmr to line 2 rst trst mt9075 dsto dsti f0i c4i rxfp ttip tring rtip rring los external stimulus mt9075 dsto dsti f0i c4i rxfp ttip tring rtip rring los out 20mhz 32ppm clock + 5v power supply decoupling the MT9042C has two vdd (+5v) pins and two vss (gnd) pins. power and decoupling capacitors should be included as shown in figure 17. figure 17 - power supply decoupling c2 0.1uf MT9042C + 18 5 1 15 + c1 0.1uf
MT9042C 18 dual t1 reference sources with MT9042C in automatic control for systems requiring simple state machine control, the application circuit shown in figure 14 using automatic control may be used. in this circuit, the MT9042C is operating automatically, is using a guard time circuit, and the los1 and los2 inputs to determine all mode changes. since the guard time circuit is set to about 1s, all line interruptions (los1=1) less than 1s will cause the MT9042C to go from primary normal mode to holdover mode and not switch references. for line interruptions greater than 1s, the MT9042C will switch modes from holdover to secondary normal, providing the secondary signal is valid (los2=0). after receiving a good primary signal (los1=0), the MT9042C will switch back to primary normal mode. for complete automatic control state machine details, refer to table 5 for the state table, and figure 8 for the state diagram. dual e1 reference sources with mt9042b in manual control for systems requiring complex state machine control, the application circuit shown in figure 16 using manual control may be used. in this circuit, the MT9042C is operating manually and is using a controller for all mode changes. the controller sets the MT9042C modes (normal, holdover or freerun) by controlling the MT9042C mode/control select pins (ms2 and ms1). the input (primary or secondary) is selected with the reference select pin (rsel). tie correction from primary holdover mode to primary normal mode is enabled and disabled with the guard time input pin (gti). the input to output phase alignment is re-aligned with the tie circuit reset pin (trst ), and a complete device reset is done with the rst pin. the controller uses two stimulus inputs (los) directly from the mt9075 e1 interfaces, as well as an external stimulus input. the external input may come from a device that monitors the status registers of the e1 interfaces, and outputs a logic one in the event of an unacceptable status condition. for complete manual control state machine details, refer to table 4 for the state table, and figure 7 for the state diagram.
MT9042C 19 * exceeding these values may cause permanent damage. functional operation under these conditions is not implied. * supply voltage and operating temperature are as per recommended operating conditions. absolute maximum ratings* - voltages are with respect to ground (vss) unless otherwise stated parameter symbol min max units 1 supply voltage v dd -0.3 7.0 v 2 voltage on any pin v pin -0.3 v dd +0.3 v 3 current on any pin i pin 20 ma 4 storage temperature t st -55 125 c 5 plcc package power dissipation p pd 900 mw recommended operating conditions* - * voltages are with respect to ground (v ss ) unless otherwise stated characteristics sym min max units 1 supply voltage v dd 4.5 5.5 v 2 operating temperature t a -40 85 ? dc electrical characteristics* - * voltages are with respect to ground (v ss ) unless otherwise stated characteristics sym min max units conditions/notes 1 supply current with: osci = 0v i dds 10 ma outputs unloaded 2 osci = clock i dd 60 ma outputs unloaded 3 ttl high-level input voltage v ih 2.0 v 4 ttl low-level input voltage v il 0.8 v 5 cmos high-level input voltage v cih 0.7v dd v osci 6 cmos low-level input voltage v cil 0.3v dd v osci 7 schmitt high-level input voltage v sih 2.3 v gti, rst 8 schmitt low-level input voltage v sil 0.8 v gti, rst 9 schmitt hysteresis voltage v hys 0.4 v gti, rst 10 input leakage current i il -10 +10 u av i =v dd or 0v 11 high-level output voltage v oh 2.4v v i oh =10ma 12 low-level output voltage v ol 0.4v v i ol =10ma
MT9042C 20 ? see "notes" following ac electrical characteristics tables. * supply voltage and operating temperature are as per recommended operating conditions. * timing for input and output signals is based on the worst case result of the combination of ttl and cmos thresholds. * see figure 18. figure 18 - timing parameter measurement voltage levels ac electrical characteristics - performance characteristics sym min max units conditions/notes ? 1 freerun mode accuracy with osci at: 0ppm -0 +0 ppm 5-8 2 32ppm -32 +32 ppm 5-8 3 100ppm -100 +100 ppm 5-8 4 holdover mode accuracy with osci at: 0ppm -0.05 +0.05 ppm 1,2,4,6-8,40 5 32ppm -0.05 +0.05 ppm 1,2,4,6-8,40 6 100ppm -0.05 +0.05 ppm 1,2,4,6-8,40 7 capture range with osci at: 0ppm -230 +230 ppm 1-3,6-8 8 32ppm -198 +198 ppm 1-3,6-8 9 100ppm -130 +130 ppm 1-3,6-8 10 phase lock time 30 s 1-3,6-14 11 output phase continuity with: reference switch 200 ns 1-3,6-14 12 mode switch to normal 200 ns 1-2,4-14 13 mode switch to freerun 200 ns 1-,4,6-14 14 mode switch to holdover 50 ns 1-3,6-14 15 mtie (maximum time interval error) 600 ns 1-14,27 16 output phase slope 45 us/s 1-14,27 17 reference input for auto-holdover with: 8khz -18k +18k ppm 1-3,6,9-11 18 1.544mhz -36k +36k ppm 1-3,7,9-11 19 2.048mhz -36k +36k ppm 1-3,8-11 ac electrical characteristics - timing parameter measurement voltage levels* - voltages are with respect to ground (vss) unless otherwise stated. characteristics sym schmitt ttl cmos units 1 threshold voltage v t 1.5 1.5 0.5v dd v 2 rise and fall threshold voltage high v hm 2.3 2.0 0.7v dd v 3 rise and fall threshold voltage low v lm 0.8 0.8 0.3v dd v t irf, t orf timing reference points all signals v hm v t v lm t irf, t orf
MT9042C 21 ? see "notes" following ac electrical characteristics tables. ac electrical characteristics - input/output timing characteristics sym min max units 1 reference input pulse width high or low t rw 100 ns 2 reference input rise or fall time t irf 10 ns 3 8khz reference input to f8o delay t r8d -21 6 ns 4 1.544mhz reference input to f8o delay t r15d 337 363 ns 5 2.048mhz reference input to f8o delay t r2d 222 238 ns 6 f8o to f0o delay t f0d 110 134 ns 7 f16o setup to c16o falling t f16s 11 35 ns 8 f16o hold from c16o rising t f16h 020ns 9 f8o to c1.5o delay t c15d -51 -37 ns 10 f8o to c3o delay t c3d -51 -37 ns 11 f8o to c2o delay t c2d -13 2 ns 12 f8o to c4o delay t c4d -13 2 ns 13 f8o to c8o delay t c8d -13 2 ns 14 f8o to c16o delay t c16d -13 2 ns 15 c1.5o pulse width high or low t c15w 309 339 ns 16 c3o pulse width high or low t c3w 149 175 ns 17 c2o pulse width high or low t c2w 230 258 ns 18 c4o pulse width high or low t c4w 111 133 ns 19 c8o pulse width high or low t c8w 52 70 ns 20 c16o pulse width high or low t c16wl 24 35 ns 21 f0o pulse width low t f0wl 230 258 ns 22 f8o pulse width high t f8wh 111 133 ns 23 f16o pulse width low t f16wl 52 70 ns 24 output clock and frame pulse rise or fall time t orf 9ns 25 input controls setup time t s 100 ns 26 input controls hold time t h 100 ns
MT9042C 22 figure 19 - input to output timing (normal mode) figure 20 - output timing 1 t rw t r15d t r2d t r8d f8o notes: 1. input to output delay values are valid after a trst or rst with no further state changes v t v t v t v t pri/sec 8khz pri/sec 2.048mhz pri/sec 1.544mhz t rw t rw t f16wl t f8wh t c15w t c15d t c3d t c4d t c16d t c8d t f16s t f0d f0o f16o c16o c8o c4o c2o c3o c1.5o t c2d f8o t c4w t f0wl t c16wl t c8w t c2w t c3w t c8w t c4w t c3w v t v t v t v t v t v t v t v t v t t f16h
MT9042C 23 figure 21 - input controls setup and hold timing ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables ac electrical characteristics - intrinsic jitter un?tered characteristics sym min max units conditions/notes? 1 intrinsic jitter at f8o (8khz) 0.0002 uipp 1-14,21-24,28 2 intrinsic jitter at f0o (8khz) 0.0002 uipp 1-14,21-24,28 3 intrinsic jitter at f16o (8khz) 0.0002 uipp 1-14,21-24,28 4 intrinsic jitter at c1.5o (1.544mhz) 0.030 uipp 1-14,21-24,29 5 intrinsic jitter at c2o (2.048mhz) 0.040 uipp 1-14,21-24,30 6 intrinsic jitter at c3o (3.088mhz) 0.060 uipp 1-14,21-24,31 7 intrinsic jitter at c4o (4.096mhz) 0.080 uipp 1-14,21-24,32 8 intrinsic jitter at c8o (8.192mhz) 0.160 uipp 1-14,21-24,33 9 intrinsic jitter at c16o (16.384mhz) 0.320 uipp 1-14,21-24,34 ac electrical characteristics - c1.5o (1.544mhz) intrinsic jitter filtered characteristics sym min max units conditions/notes? 1 intrinsic jitter (4hz to 100khz ?ter) 0.015 uipp 1-14,21-24,29 2 intrinsic jitter (10hz to 40khz ?ter) 0.010 uipp 1-14,21-24,29 3 intrinsic jitter (8khz to 40khz ?ter) 0.010 uipp 1-14,21-24,29 4 intrinsic jitter (10hz to 8khz ?ter) 0.005 uipp 1-14,21-24,29 ac electrical characteristics - c2o (2.048mhz) intrinsic jitter filtered characteristics sym min max units conditions/notes? 1 intrinsic jitter (4hz to 100khz ?ter) 0.015 uipp 1-14,21-24,30 2 intrinsic jitter (10hz to 40khz ?ter) 0.010 uipp 1-14,21-24,30 3 intrinsic jitter (8khz to 40khz ?ter) 0.010 uipp 1-14,21-24,30 4 intrinsic jitter (10hz to 8khz ?ter) 0.005 uipp 1-14,21-24,30 t h t s f8o ms1,2 los1,2 rsel, gti v t v t
MT9042C 24 ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables. ac electrical characteristics - 8khz input to 8khz output jitter transfer characteristics sym min max units conditions/notes? 1 jitter attenuation for 1hz@0.01uipp input 0 6 db 1-3,6,9-14,21-22,24,28,35 2 jitter attenuation for 1hz@0.54uipp input 6 16 db 1-3,6,9-14,21-22,24,28,35 3 jitter attenuation for 10hz@0.10uipp input 12 22 db 1-3,6,9-14,21-22,24,28,35 4 jitter attenuation for 60hz@0.10uipp input 28 38 db 1-3,6,9-14,21-22,24,28,35 5 jitter attenuation for 300hz@0.10uipp input 42 db 1-3,6,9-14,21-22,24,28,35 6 jitter attenuation for 3600hz@0.005uipp input 45 db 1-3,6,9-14,21-22,24,28,35 ac electrical characteristics - 1.544mhz input to 1.544mhz output jitter transfer characteristics sym min max units conditions/notes? 1 jitter attenuation for 1hz@20uipp input 0 6 db 1-3,7,9-14,21-22,24,29,35 2 jitter attenuation for 1hz@104uipp input 6 16 db 1-3,7,9-14,21-22,24,29,35 3 jitter attenuation for 10hz@20uipp input 12 22 db 1-3,7,9-14,21-22,24,29,35 4 jitter attenuation for 60hz@20uipp input 28 38 db 1-3,7,9-14,21-22,24,29,35 5 jitter attenuation for 300hz@20uipp input 42 db 1-3,7,9-14,21-22,24,29,35 6 jitter attenuation for 10khz@0.3uipp input 45 db 1-3,7,9-14,21-22,24,29,35 7 jitter attenuation for 100khz@0.3uipp input 45 db 1-3,7,9-14,21-22,24,29,35 ac electrical characteristics - 2.048mhz input to 2.048 mhz output jitter transfer characteristics sym min max units conditions/notes? 1 jitter at output for 1hz@3.00uipp input 2.9 uipp 1-3,8,9-14,21-22,24,30,35 2 with 40hz to 100khz ?ter 0.09 uipp 1-3,8,9-14,21-22,24,30,36 3 jitter at output for 3hz@2.33uipp input 1.3 uipp 1-3,8,9-14,21-22,24,30,35 4 with 40hz to 100khz ?ter 0.10 uipp 1-3,8,9-14,21-22,24,30,36 5 jitter at output for 5hz@2.07uipp input 0.80 uipp 1-3,8,9-14,21-22,24,30,35 6 with 40hz to 100khz ?ter 0.10 uipp 1-3,8,9-14,21-22,24,30,36 7 jitter at output for 10hz@1.76uipp input 0.40 uipp 1-3,8,9-14,21-22,24,30,35 8 with 40hz to 100khz ?ter 0.10 uipp 1-3,8,9-14,21-22,24,30,36 9 jitter at output for 100hz@1.50uipp input 0.06 uipp 1-3,8,9-14,21-22,24,30,35 10 with 40hz to 100khz ?ter 0.05 uipp 1-3,8,9-14,21-22,24,30,36 11 jitter at output for 2400hz@1.50uipp input 0.04 uipp 1-3,8,9-14,21-22,24,30,35 12 with 40hz to 100khz ?ter 0.03 uipp 1-3,8,9-14,21-22,24,30,36 13 jitter at output for 100khz@0.20uipp input 0.04 uipp 1-3,8,9-14,21-22,24,30,35 14 with 40hz to 100khz ?ter 0.02 uipp 1-3,8,9-14,21-22,24,30,36
MT9042C 25 ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables. ? see "notes" following ac electrical characteristics tables. ac electrical characteristics - 8khz input jitter tolerance characteristics sym min max units conditions/notes? 1 jitter tolerance for 1hz input 0.80 uipp 1-3,6,9-14,21-22,24-26,28 2 jitter tolerance for 5hz input 0.70 uipp 1-3,6,9-14,21-22,24-26,28 3 jitter tolerance for 20hz input 0.60 uipp 1-3,6,9-14,21-22,24-26,28 4 jitter tolerance for 300hz input 0.20 uipp 1-3,6,9-14,21-22,24-26,28 5 jitter tolerance for 400hz input 0.15 uipp 1-3,6,9-14,21-22,24-26,28 6 jitter tolerance for 700hz input 0.08 uipp 1-3,6,9-14,21-22,24-26,28 7 jitter tolerance for 2400hz input 0.02 uipp 1-3,6,9-14,21-22,24-26,28 8 jitter tolerance for 3600hz input 0.01 uipp 1-3,6,9-14,21-22,24-26,28 ac electrical characteristics - 1.544mhz input jitter tolerance characteristics sym min max units conditions/notes? 1 jitter tolerance for 1hz input 150 uipp 1-3,7,9-14,21-22,24-26,29 2 jitter tolerance for 5hz input 140 uipp 1-3,7,9-14,21-22,24-26,29 3 jitter tolerance for 20hz input 130 uipp 1-3,7,9-14,21-22,24-26,29 4 jitter tolerance for 300hz input 35 uipp 1-3,7,9-14,21-22,24-26,29 5 jitter tolerance for 400hz input 25 uipp 1-3,7,9-14,21-22,24-26,29 6 jitter tolerance for 700hz input 15 uipp 1-3,7,9-14,21-22,24-26,29 7 jitter tolerance for 2400hz input 4 uipp 1-3,7,9-14,21-22,24-26,29 8 jitter tolerance for 10khz input 1 uipp 1-3,7,9-14,21-22,24-26,29 9 jitter tolerance for 100khz input 0.5 uipp 1-3,7,9-14,21-22,24-26,29 ac electrical characteristics - 2.048mhz input jitter tolerance characteristics sym min max units conditions/notes? 1 jitter tolerance for 1hz input 150 uipp 1-3,8,9-14,21-22,24-26,30 2 jitter tolerance for 5hz input 140 uipp 1-3,8,9-14,21-22,24-26,30 3 jitter tolerance for 20hz input 130 uipp 1-3,8,9-14,21-22,24-26,30 4 jitter tolerance for 300hz input 50 uipp 1-3,8,9-14,21-22,24-26,30 5 jitter tolerance for 400hz input 40 uipp 1-3,8,9-14,21-22,24-26,30 6 jitter tolerance for 700hz input 20 uipp 1-3,8,9-14,21-22,24-26,30 7 jitter tolerance for 2400hz input 5 uipp 1-3,8,9-14,21-22,24-26,30 8 jitter tolerance for 10khz input 1 uipp 1-3,8,9-14,21-22,24-26,30 9 jitter tolerance for 100khz input 1 uipp 1-3,8,9-14,21-22,24-26,30
MT9042C 26 ? see "notes" following ac electrical characteristics tables. ? notes: voltages are with respect to ground (v ss ) unless otherwise stated. supply voltage and operating temperature are as per recommended operating conditions. timing parameters are as per ac electrical characteristics - timing parameter measurement voltage levels 1. pri reference input selected. 2. sec reference input selected. 3. normal mode selected. 4. holdover mode selected. 5. freerun mode selected. 6. 8khz frequency mode selected. 7. 1.544mhz frequency mode selected. 8. 2.048mhz frequency mode selected. 9. master clock input osci at 20mhz 0ppm. 10. master clock input osci at 20mhz 32ppm. 11. master clock input osci at 20mhz 100ppm. 12. selected reference input at 0ppm. 13. selected reference input at 32ppm. 14. selected reference input at 100ppm. 15. for freerun mode of 0ppm. 16. for freerun mode of 32ppm. 17. for freerun mode of 100ppm. 18. for capture range of 230ppm. 19. for capture range of 198ppm. 20. for capture range of 130ppm. 21. 25pf capacitive load. 22. osci master clock jitter is less than 2nspp, or 0.04uipp where1uipp=1/20mhz. 23. jitter on reference input is less than 7nspp. 24. applied jitter is sinusoidal. 25. minimum applied input jitter magnitude to regain synchronization. 26. loss of synchronization is obtained at slightly higher input jitter amplitudes. 27. within 10ms of the state, reference or input change. 28. 1uipp = 125us for 8khz signals. 29. 1uipp = 648ns for 1.544mhz signals. 30. 1uipp = 488ns for 2.048mhz signals. 31. 1uipp = 323ns for 3.088mhz signals. 32. 1uipp = 244ns for 4.096mhz signals. 33. 1uipp = 122ns for 8.192mhz signals. 34. 1uipp = 61ns for 16.384mhz signals. 35. no ?ter. 36. 40hz to 100khz bandpass ?ter. 37. with respect to reference input signal frequency. 38. after a rst or trst . 39. master clock duty cycle 40% to 60%. 40. prior to holdover mode, device was in normal mode and phase locked. ac electrical characteristics - osci 20mhz master clock input characteristics sym min max units conditions/notes? 1 frequency accuracy (20 mhz nominal) -0 +0 ppm 15,18 2 -32 +32 ppm 16,19 3 -100 +100 ppm 17,20 4 duty cycle 40 60 % 5 rise time 10 ns 6 fall time 10 ns

www.zarlink.com information relating to products and services furnished herein by zarlink semiconductor inc. or its subsidiaries (collectively ?zarlink?) is believed to be reliable. however, zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from t he application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. neither the supply of such information or purchase of product or service conveys any license, either express or implied, u nder patents or other intellectual property rights owned by zarlink or licensed from third parties by zarlink, whatsoever. purchasers of products are also hereby notified that the use of product in certain ways or in combination with zarlink, or non-zarlink furnished goods or services may infringe patents or other intellect ual property rights owned by zarlink. this publication is issued to provide information only and (unless agreed by zarlink in writing) may not be used, applied or re produced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. the products, t heir specifications, services and other information appearing in this publication are subject to change by zarlink without notice. no warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. it is the user?s responsibility t o fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not b een superseded. manufacturing does not necessarily include testing of all functions or parameters. these products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. all products and materials are sold and services provided subject to zarlink?s conditi ons of sale which are available on request. purchase of zarlink?s i 2 c components conveys a licence under the philips i 2 c patent rights to use these components in and i 2 c system, provided that the system conforms to the i 2 c standard specification as defined by philips. zarlink, zl and the zarlink semiconductor logo are trademarks of zarlink semiconductor inc. copyright zarlink semiconductor inc. all rights reserved. technical documentation - not for resale for more information about all zarlink products visit our web site at


▲Up To Search▲   

 
Price & Availability of MT9042C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X